#### **SPECIFICATIONS**

# PXIe-6594

#### 28 Gbps, 8-Channel PXI High-Speed Serial Instrument

### Contents

| Definitions                       | 1 |
|-----------------------------------|---|
| Conditions                        |   |
| PORT 0, PORT 1                    | 2 |
| MGT TX± Channels                  | 2 |
| MGT RX± Channels.                 | 2 |
| MGT Reference Clock Generator     | 2 |
| CLK OUT                           |   |
| REF/CLK IN                        | 3 |
| DIO                               | _ |
| Digital I/O Single-Ended Channels | 4 |
| Digital I/O High-Speed Serial MGT |   |
| Reconfigurable FPGA               |   |
| Onboard DRAM                      |   |
| Bus Interface                     |   |
| Maximum Power Requirements        |   |
| Physical                          |   |
| Environment                       | 6 |
| Operating Environment.            | 6 |
| Storage Environment               | 6 |
| Shock and Vibration               | 6 |

### **Definitions**

*Warranted* specifications describe the performance of a model under stated operating conditions and are covered by the model warranty.

*Characteristics* describe values that are relevant to the use of the model under stated operating conditions but are not covered by the model warranty.

- *Typical* specifications describe the performance met by a majority of models.
- Nominal specifications describe an attribute that is based on design, conformance testing, or supplemental testing.
- *Measured* specifications describe the measured performance of a representative model.

Specifications are *Typical* unless otherwise noted.



## **Conditions**

Specifications are valid under the following conditions unless otherwise noted.

- Ambient temperature of 0 °C to 55 °C
- Installed in chassis with slot cooling capacity ≥58 W

# PORT 0, PORT 1

| Data rate                       | 500 Mb/s to 28.2 Gb/s                  |
|---------------------------------|----------------------------------------|
| Connector                       | QSFP, SFF-8436 compliant               |
| Number of channels              | 8 RX/TX (GTY)                          |
| Supported high-speed cable type | Electrical/optical                     |
| Optical cable power             | $3.3 \text{ V} \pm 5\%$ , 1 A per port |

#### MGT TX± Channels

| Minimum differential output voltage <sup>1</sup> | 170 mV pk-pk into 100 $\Omega$ , nominal |
|--------------------------------------------------|------------------------------------------|
| I/O coupling                                     | AC-coupled, includes 100 nF capacitor    |

### MGT RX± Channels

| 150 mV pk-pk to 2000 mV pk-pk, nominal  |
|-----------------------------------------|
| 150 mV pk-pk to 1250 mV pk-pk, nominal  |
| 100 $\Omega$ , nominal                  |
| DC-coupled, requires external capacitor |
|                                         |

### MGT Reference Clock Generator

| 60 MHz to 800 MHz                |
|----------------------------------|
| 385.714 MHz < freq < 400.000 MHz |
| 450.000 MHz < freq < 480.000 MHz |
| 675.000 MHz < freq < 685.714 MHz |
| 771.428 MHz < freq < 800.000 MHz |
|                                  |

 $<sup>^{1}~800~\</sup>text{mV}$  pk-pk when transmitter output swing is set to the maximum setting.

| Locking resources              | PXIe_CLK100<br>REF/CLK IN |
|--------------------------------|---------------------------|
| Available MGT Reference Clocks | 4                         |

# **CLK OUT**

| Connector type               | SMA                          |
|------------------------------|------------------------------|
| Coupling                     | AC                           |
| Output impedance             | 50 Ω, nominal                |
| Supported output frequencies | 2.344 MHz to 385.714 MHz     |
|                              | 400.000 MHz to 450.000 MHz   |
|                              | 480.000 MHz to 675.000 MHz   |
|                              | 685.714 MHZ to 771.428 MHz   |
|                              | 800.000 MHz to 900.000 MHz   |
|                              | 960.000 MHz to 1000.000 MHz  |
| Output voltage range         | 0.61 V pk-pk to 1.04 V pk-pk |
|                              |                              |

# **REF/CLK IN**

| Connector type           | SMA                      |
|--------------------------|--------------------------|
| Input coupling           | AC                       |
| Input impedance          | 50 Ω                     |
| Frequency range          | 10 MHz to 300 MHz        |
| Input voltage range      | 0.3 V pk-pk to 4 V pk-pk |
| Absolute maximum voltage | 5 V pk-pk AC             |
| Duty cycle               | 45% to 55%               |

# DIO

| Connector   | Molex <sup>TM</sup> Nano-Pitch I/O <sup>TM</sup> |  |
|-------------|--------------------------------------------------|--|
| 5.0 V Power | ±5%, 50 mA maximum, nominal                      |  |

Table 1. Digital I/O Signal Characteristics

| Signal       | Туре                   | Direction     |  |
|--------------|------------------------|---------------|--|
| MGT Tx± <03> | Xilinx UltraScale+ GTY | Output        |  |
| MGT Rx± <03> | Xilinx UltraScale+ GTY | Input         |  |
| DIO <07>     | Single-ended           | Bidirectional |  |
| 5.0 V        | DC                     | Output        |  |
| GND          | Ground                 | _             |  |

## Digital I/O Single-Ended Channels

| Number of channels                        | 8                                 |
|-------------------------------------------|-----------------------------------|
| Signal type                               | Single-ended                      |
| Voltage families                          | 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V |
| Input impedance                           | 100 kΩ, nominal                   |
| Output impedance                          | 50 Ω, nominal                     |
| Direction control                         | Per channel                       |
| Minimum required direction change latency | 200 ns                            |
| Maximum output toggle rate                | 60 MHz with 100 μA load, nominal  |

Table 2. Digital I/O Single-Ended DC Signal Characteristics<sup>2</sup>

| Voltage Family | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>OL</sub><br>(100μA load) | V <sub>OH</sub><br>(100μA load) | Maximum DC Drive<br>Strength |
|----------------|-----------------|-----------------|---------------------------------|---------------------------------|------------------------------|
| 3.3 V          | 0.8 V           | 2.0 V           | 0.2 V                           | 3.0 V                           | 24 mA                        |
| 2.5 V          | 0.7 V           | 1.6 V           | 0.2 V                           | 2.2 V                           | 18 mA                        |
| 1.8 V          | 0.62 V          | 1.29 V          | 0.2 V                           | 1.5 V                           | 16 mA                        |
| 1.5 V          | 0.51 V          | 1.07 V          | 0.2 V                           | 1.2 V                           | 12 mA                        |
| 1.2 V          | 0.42 V          | 0.87 V          | 0.2 V                           | 0.9 V                           | 6 mA                         |

 $<sup>^{2}\,</sup>$  Voltage levels are guaranteed by design through the digital buffer specifications.

## Digital I/O High-Speed Serial MGT<sup>3</sup>

| Data rate             | 500 Mb/s to 16.375 Gb/s, nominal        |
|-----------------------|-----------------------------------------|
| Number of Tx channels | 4                                       |
| Number of Rx channels | 4                                       |
| I/O coupling          |                                         |
| MGT TX± Channels      | AC-coupled, includes 100 nF capacitor   |
| MGT RX± Channels      | DC-coupled, requires external capacitor |

# Reconfigurable FPGA

| Kintex Ultrascale+                | 15P                                   |
|-----------------------------------|---------------------------------------|
| LUTs                              | 523,000                               |
| DSP48 slices (25 × 18 multiplier) | 1,968                                 |
| Embedded Block RAM                | 34.6                                  |
| Timebase reference sources        | PXI Express 100 MHz (PXI_CLK100)      |
| Data transfers                    | DMA, interrupts, programmed I/O, MGTs |
| Number of DMA channels            | 60                                    |

## **Onboard DRAM**

| Memory size                   | 8 GB (2 banks of 4 GB)         |
|-------------------------------|--------------------------------|
| DRAM clock rate               | 1333 MHz                       |
| Physical bus width            | 64 bit                         |
| LabVIEW FPGA DRAM clock rate  | 333 MHz                        |
| LabVIEW FPGA DRAM bus width   | 512 bits per bank              |
| Maximum theoretical data rate | 42.7 GB/s (21.3 GB/s per bank) |

## **Bus Interface**

| Form factor | PCI Express Gen-3 x8 |
|-------------|----------------------|
|             |                      |

<sup>&</sup>lt;sup>3</sup> For detailed FPGA and High-Speed Serial Link specifications, refer to Xilinx documentation.

## Maximum Power Requirements



**Note** Power requirements are dependent on the contents of the LabVIEW FPGA VI used in your application.

| +3.3 V              | 3 A  |
|---------------------|------|
| +12 V               | 4 A  |
| Maximum total power | 58 W |

## **Physical**

| Dimensions (not including connectors) | $2.0~\mathrm{cm} \times 13.0~\mathrm{cm} \times 21.6~\mathrm{cm}$ (0.8 in. $\times$ 5.1 in. $\times$ 8.5 in.) |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Weight                                | 520 g (18.3 oz)                                                                                               |

## **Environment**

| Maximum altitude | 2,000 m (800 mbar) (at 25 °C ambient temperature) |
|------------------|---------------------------------------------------|
| Pollution Degree | 2                                                 |

Indoor use only.

## Operating Environment

| Ambient temperature range | $0  ^{\circ}\text{C}$ to $55  ^{\circ}\text{C}^4$ |
|---------------------------|---------------------------------------------------|
| Relative humidity range   | 10% to 90%, noncondensing                         |

## Storage Environment

| Ambient temperature range | -40 °C to 71 °C          |
|---------------------------|--------------------------|
| Relative humidity range   | 5% to 95%, noncondensing |

## Shock and Vibration

| Operating shock | 30 g peak, half-sine, 11 ms pulse |
|-----------------|-----------------------------------|

<sup>&</sup>lt;sup>4</sup> The PXIe-6594 requires a chassis with slot cooling capacity ≥58 W. Not all chassis with slot cooling capacity ≥58 W can achieve this ambient temperature range. Refer to the *PXI Chassis Manual* for specifications to determine the ambient temperature ranges your chassis can achieve.

#### Random vibration

| Operating    | 5 Hz to 500 Hz, $0.3~g_{rms}$        |
|--------------|--------------------------------------|
| Nonoperating | 5 Hz to 500 Hz, 2.4 g <sub>rms</sub> |

Information is subject to change without notice. Refer to the *NI Trademarks and Logo Guidelines* at ni.com/trademarks for information on NI trademarks. Other product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering NI products/technology, refer to the appropriate location: **Help»Patents** in your software, the patents .txt file on your media, or the *National Instruments Patent Notice* at ni.com/patents. You can find information about end-user license agreements (EULAs) and third-party legal notices in the readme file for your NI product. Refer to the *Export Compliance Information* at ni.com/legal/export-compliance for the NI global trade compliance policy and how to obtain relevant HTS codes, ECCNs, and other import/export data. NI MAKES NO EXPRESS OR IMPLIED WARRANTIES AS TO THE ACCURACY OF THE INFORMATION CONTAINED HEREIN AND SHALL NOT BE LIABLE FOR ANY ERRORS. U.S. Government Customers: The data contained in this manual was developed at private expense and is subject to the applicable limited rights and restricted data rights as set forth in FAR 52.227-14, DFAR 252.227-7014, and DFAR 252.227-7015.